Implementation of An Efficient Gate Level Modified Square-Root Carry Select Adder Using HDL

K.Surya Kumari, K.Hemanth Kumar

Abstract


Contribution of this work is reduce the area and power of the CSLA by a simple gate level modification. Based on this modification CSLA  architecture have been developed and compared with the regular SQRT CSLA architecture. Carry Select Adder is one of the best adders used in many data processing processors to perform fast and robust arithmetic functions. It reduces the area and power consumption and became a reputed one. As co pared to the SQRT CSLA it is increased in delay. In this work we have evaluated the performance based delay, area and power with logical effort and through FPGA design by using Xilinx tool for synthesis and simulation for graphical verification by using  Modelsim tool. The result analysis shows that the proposed CSLA structure is better than the regular SQRT CSLA.

Keywords


FPGA(Field Programmable Gate Array), Area efficient CSLA

References


B. Ramkumar, H.M. Kittur, and P. M. Kannan, “ASIC implementation of modified faster carry save adder,” Eur. J. Sci. Res., vol. 42, no. 1, pp. 53-58, 2010

Y. He, C. H. Chang, and J. Gu, “An area efficient 64-bit square root carry-select adder for low power applications,” in Proc. IEEE Int. Symp. Circuits Syst., 2005, vol. 4, pp. 4082-4085.

Y. Kim and L.-S. Kim, “64-bit carry-select adder with reduced area,” Electron. Lett., vol. 37, no. 10, pp. 614-615, May 2001.

T. Y. Ceiang and M. J. Hsiao, “Carry-select adder using single ripple carry adder,” Electron. Lett., vol. 34, no. 22, pp. 2101-2103, Oct. 1998.

O. J. Bedrij, “Carry-select adder,” IRE Trans. Electron. Comput., pp. 340-344, 1962

Neil H E Weste, David Harris, Ayan Banerjee, “CMOS VLSI Design A circuits and Systems Perspective” Third edition, Pearson Education, pp.347-349.

Pucknell Douglas A, Eshraghan, Kamran, “Basic VLSI Design,”Third edition 2003, PHI Publication, pp.242-243.

Peter J. Ashenden “VHDL Quick Start” The University of Adelaide at © 1998 Peter J. Ashenden.

Morteza Fayyazi, Zainalabedin Navabi and Armita Peymandoust “Using VHDL Neural Network Models for Automatic Test Generation” in M Fayyazi - 1997.


Full Text: PDF [FULL TEXT]

Refbacks

  • There are currently no refbacks.


Copyright © 2013, All rights reserved.| ijseat.com

Creative Commons License
International Journal of Science Engineering and Advance Technology is licensed under a Creative Commons Attribution 3.0 Unported License.Based on a work at IJSEat , Permissions beyond the scope of this license may be available at http://creativecommons.org/licenses/by/3.0/deed.en_GB.